drivers: spi: fix some typos
Fix some typos in spi drivers Signed-off-by: Pengfei Fan <fanpengfei1@eswincomputing.com> Reviewed-by: Simon Glass <sjg@chromium.org> Reviewed-by: Jagan Teki <jagan@amarulasolutions.com>
This commit is contained in:
parent
17e8e58fe6
commit
d466f6209d
10 changed files with 13 additions and 13 deletions
|
@ -210,7 +210,7 @@ static void bcm63xx_hsspi_deactivate_cs(struct bcm63xx_hsspi_priv *priv)
|
||||||
* claimed. This way, the dummy CS is restored to its inactive value when
|
* claimed. This way, the dummy CS is restored to its inactive value when
|
||||||
* transfers are issued and the desired CS is preserved in its active value
|
* transfers are issued and the desired CS is preserved in its active value
|
||||||
* all the time. This hack is also used in the upstream linux driver and
|
* all the time. This hack is also used in the upstream linux driver and
|
||||||
* allows keeping CS active between trasnfers even if the HW doesn't give
|
* allows keeping CS active between transfers even if the HW doesn't give
|
||||||
* this possibility.
|
* this possibility.
|
||||||
*/
|
*/
|
||||||
static int bcm63xx_hsspi_xfer(struct udevice *dev, unsigned int bitlen,
|
static int bcm63xx_hsspi_xfer(struct udevice *dev, unsigned int bitlen,
|
||||||
|
|
|
@ -392,7 +392,7 @@ static int cadence_spi_of_to_plat(struct udevice *bus)
|
||||||
|
|
||||||
plat->is_dma = dev_read_bool(bus, "cdns,is-dma");
|
plat->is_dma = dev_read_bool(bus, "cdns,is-dma");
|
||||||
|
|
||||||
/* All other paramters are embedded in the child node */
|
/* All other parameters are embedded in the child node */
|
||||||
subnode = dev_read_first_subnode(bus);
|
subnode = dev_read_first_subnode(bus);
|
||||||
if (!ofnode_valid(subnode)) {
|
if (!ofnode_valid(subnode)) {
|
||||||
printf("Error: subnode with SPI flash config missing!\n");
|
printf("Error: subnode with SPI flash config missing!\n");
|
||||||
|
|
|
@ -491,7 +491,7 @@ static int fsl_dspi_probe(struct udevice *bus)
|
||||||
|
|
||||||
dm_spi_bus = dev_get_uclass_priv(bus);
|
dm_spi_bus = dev_get_uclass_priv(bus);
|
||||||
|
|
||||||
/* cpu speical pin muxing configure */
|
/* cpu special pin muxing configure */
|
||||||
cpu_dspi_port_conf();
|
cpu_dspi_port_conf();
|
||||||
|
|
||||||
/* get input clk frequency */
|
/* get input clk frequency */
|
||||||
|
@ -600,7 +600,7 @@ static int fsl_dspi_of_to_plat(struct udevice *bus)
|
||||||
plat->speed_hz = fdtdec_get_int(blob,
|
plat->speed_hz = fdtdec_get_int(blob,
|
||||||
node, "spi-max-frequency", FSL_DSPI_DEFAULT_SCK_FREQ);
|
node, "spi-max-frequency", FSL_DSPI_DEFAULT_SCK_FREQ);
|
||||||
|
|
||||||
debug("DSPI: regs=%pa, max-frequency=%d, endianess=%s, num-cs=%d\n",
|
debug("DSPI: regs=%pa, max-frequency=%d, endianness=%s, num-cs=%d\n",
|
||||||
&plat->regs_addr, plat->speed_hz,
|
&plat->regs_addr, plat->speed_hz,
|
||||||
plat->flags & DSPI_FLAG_REGMAP_ENDIAN_BIG ? "be" : "le",
|
plat->flags & DSPI_FLAG_REGMAP_ENDIAN_BIG ? "be" : "le",
|
||||||
plat->num_chipselect);
|
plat->num_chipselect);
|
||||||
|
|
|
@ -153,7 +153,7 @@ static void mtk_snfi_copy_to_gpram(struct mtk_snfi_priv *priv,
|
||||||
|
|
||||||
/*
|
/*
|
||||||
* The output data will always be copied to the beginning of
|
* The output data will always be copied to the beginning of
|
||||||
* the GPRAM. Uses word write for better performace.
|
* the GPRAM. Uses word write for better performance.
|
||||||
*
|
*
|
||||||
* Trailing bytes in the last word are not cared.
|
* Trailing bytes in the last word are not cared.
|
||||||
*/
|
*/
|
||||||
|
@ -180,7 +180,7 @@ static void mtk_snfi_copy_from_gpram(struct mtk_snfi_priv *priv, u8 *cache,
|
||||||
|
|
||||||
/*
|
/*
|
||||||
* Read aligned data from GPRAM to buffer first.
|
* Read aligned data from GPRAM to buffer first.
|
||||||
* Uses word read for better performace.
|
* Uses word read for better performance.
|
||||||
*/
|
*/
|
||||||
i = 0;
|
i = 0;
|
||||||
while (pos < end) {
|
while (pos < end) {
|
||||||
|
|
|
@ -84,7 +84,7 @@ static void spi_cs_deactivate(struct mvebu_spi_plat *plat, int cs)
|
||||||
* The XFER_RDY flag is checked every time before accessing SPI_DOUT
|
* The XFER_RDY flag is checked every time before accessing SPI_DOUT
|
||||||
* and SPI_DIN register.
|
* and SPI_DIN register.
|
||||||
*
|
*
|
||||||
* The number of transfers to be triggerred is decided by @bytelen.
|
* The number of transfers to be triggered is decided by @bytelen.
|
||||||
*
|
*
|
||||||
* Return: 0 - cool
|
* Return: 0 - cool
|
||||||
* -ETIMEDOUT - XFER_RDY flag timeout
|
* -ETIMEDOUT - XFER_RDY flag timeout
|
||||||
|
|
|
@ -142,7 +142,7 @@ static int omap3_spi_read(struct omap3_spi_priv *priv, unsigned int len,
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
/* Disable the channel to prevent furher receiving */
|
/* Disable the channel to prevent further receiving */
|
||||||
if (i == (len - 1))
|
if (i == (len - 1))
|
||||||
omap3_spi_set_enable(priv, OMAP3_MCSPI_CHCTRL_DIS);
|
omap3_spi_set_enable(priv, OMAP3_MCSPI_CHCTRL_DIS);
|
||||||
|
|
||||||
|
|
|
@ -485,7 +485,7 @@ static int rockchip_spi_xfer(struct udevice *dev, unsigned int bitlen,
|
||||||
/*
|
/*
|
||||||
* In case that there's a transmit-component, we need to wait
|
* In case that there's a transmit-component, we need to wait
|
||||||
* until the control goes idle before we can disable the SPI
|
* until the control goes idle before we can disable the SPI
|
||||||
* control logic (as this will implictly flush the FIFOs).
|
* control logic (as this will implicitly flush the FIFOs).
|
||||||
*/
|
*/
|
||||||
if (out) {
|
if (out) {
|
||||||
ret = rkspi_wait_till_not_busy(regs);
|
ret = rkspi_wait_till_not_busy(regs);
|
||||||
|
|
|
@ -270,7 +270,7 @@ static int ast2500_adjust_decoded_size(struct udevice *bus)
|
||||||
flashes[cs].ahb_decoded_sz = priv->info->min_decoded_sz;
|
flashes[cs].ahb_decoded_sz = priv->info->min_decoded_sz;
|
||||||
|
|
||||||
/*
|
/*
|
||||||
* If commnad mode or normal mode is used, the start address of a
|
* If command mode or normal mode is used, the start address of a
|
||||||
* decoded range should be multiple of its related flash size.
|
* decoded range should be multiple of its related flash size.
|
||||||
* Namely, the total decoded size from flash 0 to flash N should
|
* Namely, the total decoded size from flash 0 to flash N should
|
||||||
* be multiple of the size of flash (N + 1).
|
* be multiple of the size of flash (N + 1).
|
||||||
|
@ -404,7 +404,7 @@ static int ast2600_adjust_decoded_size(struct udevice *bus)
|
||||||
flashes[cs].ahb_decoded_sz = 0;
|
flashes[cs].ahb_decoded_sz = 0;
|
||||||
|
|
||||||
/*
|
/*
|
||||||
* If commnad mode or normal mode is used, the start address of a
|
* If command mode or normal mode is used, the start address of a
|
||||||
* decoded range should be multiple of its related flash size.
|
* decoded range should be multiple of its related flash size.
|
||||||
* Namely, the total decoded size from flash 0 to flash N should
|
* Namely, the total decoded size from flash 0 to flash N should
|
||||||
* be multiple of the size of flash (N + 1).
|
* be multiple of the size of flash (N + 1).
|
||||||
|
|
|
@ -233,7 +233,7 @@ static unsigned char qup_spi_read_byte(struct udevice *dev)
|
||||||
}
|
}
|
||||||
|
|
||||||
/*
|
/*
|
||||||
* Function to check wheather Input or Output FIFO
|
* Function to check whether Input or Output FIFO
|
||||||
* has data to be serviced
|
* has data to be serviced
|
||||||
*/
|
*/
|
||||||
static int qup_spi_check_fifo_status(struct udevice *dev, u32 reg_addr)
|
static int qup_spi_check_fifo_status(struct udevice *dev, u32 reg_addr)
|
||||||
|
|
|
@ -350,7 +350,7 @@ static int sifive_spi_set_speed(struct udevice *bus, uint speed)
|
||||||
if (speed > spi->freq)
|
if (speed > spi->freq)
|
||||||
speed = spi->freq;
|
speed = spi->freq;
|
||||||
|
|
||||||
/* Cofigure max speed */
|
/* Configure max speed */
|
||||||
scale = (DIV_ROUND_UP(spi->freq >> 1, speed) - 1)
|
scale = (DIV_ROUND_UP(spi->freq >> 1, speed) - 1)
|
||||||
& SIFIVE_SPI_SCKDIV_DIV_MASK;
|
& SIFIVE_SPI_SCKDIV_DIV_MASK;
|
||||||
writel(scale, spi->regs + SIFIVE_SPI_REG_SCKDIV);
|
writel(scale, spi->regs + SIFIVE_SPI_REG_SCKDIV);
|
||||||
|
|
Loading…
Reference in a new issue