The problem has been fixed in f47cb405ca
("ipq806x: fix pci broken
on bootm command"), now the pcie part can be written in the usual way.
Signed-off-by: Chukun Pan <amadeus@jmu.edu.cn>
Reviewed-by: Ansuel Smith <ansuelsmth@gmail.com>
321 lines
5.7 KiB
Text
321 lines
5.7 KiB
Text
// SPDX-License-Identifier: GPL-2.0-or-later
|
|
|
|
#include "qcom-ipq8065.dtsi"
|
|
#include <dt-bindings/input/input.h>
|
|
|
|
/ {
|
|
model = "Askey RT4230W REV6";
|
|
compatible = "askey,rt4230w-rev6", "qcom,ipq8065", "qcom,ipq8064";
|
|
|
|
memory@0 {
|
|
reg = <0x42000000 0x3e000000>;
|
|
device_type = "memory";
|
|
};
|
|
|
|
aliases {
|
|
led-boot = &ledctrl3;
|
|
led-failsafe = &ledctrl1;
|
|
led-running = &ledctrl2;
|
|
led-upgrade = &ledctrl3;
|
|
};
|
|
|
|
chosen {
|
|
bootargs = "rootfstype=squashfs noinitrd";
|
|
};
|
|
|
|
keys {
|
|
compatible = "gpio-keys";
|
|
pinctrl-0 = <&button_pins>;
|
|
pinctrl-names = "default";
|
|
|
|
reset {
|
|
label = "reset";
|
|
gpios = <&qcom_pinmux 54 GPIO_ACTIVE_LOW>;
|
|
linux,code = <KEY_RESTART>;
|
|
};
|
|
|
|
wps {
|
|
label = "wps";
|
|
gpios = <&qcom_pinmux 68 GPIO_ACTIVE_LOW>;
|
|
linux,code = <KEY_WPS_BUTTON>;
|
|
};
|
|
};
|
|
|
|
leds {
|
|
compatible = "gpio-leds";
|
|
pinctrl-0 = <&led_pins>;
|
|
pinctrl-names = "default";
|
|
|
|
ledctrl1: ledctrl1 {
|
|
label = "ledctrl1";
|
|
gpios = <&qcom_pinmux 22 GPIO_ACTIVE_HIGH>;
|
|
};
|
|
|
|
ledctrl2: ledctrl2 {
|
|
label = "ledctrl2";
|
|
gpios = <&qcom_pinmux 23 GPIO_ACTIVE_HIGH>;
|
|
};
|
|
|
|
ledctrl3: ledctrl3 {
|
|
label = "ledctrl3";
|
|
gpios = <&qcom_pinmux 24 GPIO_ACTIVE_HIGH>;
|
|
};
|
|
};
|
|
};
|
|
|
|
&qcom_pinmux {
|
|
button_pins: button_pins {
|
|
mux {
|
|
pins = "gpio54", "gpio68";
|
|
function = "gpio";
|
|
drive-strength = <2>;
|
|
bias-pull-up;
|
|
};
|
|
};
|
|
|
|
led_pins: led_pins {
|
|
mux {
|
|
pins = "gpio22", "gpio23", "gpio24";
|
|
function = "gpio";
|
|
drive-strength = <2>;
|
|
bias-pull-down;
|
|
};
|
|
};
|
|
|
|
rgmii2_pins: rgmii2_pins {
|
|
mux {
|
|
pins = "gpio27", "gpio28", "gpio29", "gpio30", "gpio31",
|
|
"gpio51", "gpio52", "gpio59", "gpio60", "gpio61", "gpio62";
|
|
function = "rgmii2";
|
|
drive-strength = <8>;
|
|
bias-disable;
|
|
};
|
|
|
|
tx {
|
|
pins = "gpio27", "gpio28", "gpio29", "gpio30", "gpio31", "gpio32";
|
|
input-disable;
|
|
};
|
|
};
|
|
};
|
|
|
|
&nand_controller {
|
|
status = "okay";
|
|
|
|
pinctrl-0 = <&nand_pins>;
|
|
pinctrl-names = "default";
|
|
|
|
nand@0 {
|
|
reg = <0>;
|
|
compatible = "qcom,nandcs";
|
|
|
|
nand-ecc-strength = <4>;
|
|
nand-bus-width = <8>;
|
|
nand-ecc-step-size = <512>;
|
|
|
|
partitions {
|
|
compatible = "fixed-partitions";
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
|
|
partition@0 {
|
|
label = "0:SBL1";
|
|
reg = <0x0000000 0x0040000>;
|
|
read-only;
|
|
};
|
|
partition@40000 {
|
|
label = "0:MIBIB";
|
|
reg = <0x0040000 0x0140000>;
|
|
read-only;
|
|
};
|
|
partition@180000 {
|
|
label = "0:SBL2";
|
|
reg = <0x0180000 0x0140000>;
|
|
read-only;
|
|
};
|
|
partition@2c0000 {
|
|
label = "0:SBL3";
|
|
reg = <0x02c0000 0x0280000>;
|
|
read-only;
|
|
};
|
|
partition@540000 {
|
|
label = "0:DDRCONFIG";
|
|
reg = <0x0540000 0x0120000>;
|
|
read-only;
|
|
};
|
|
partition@660000 {
|
|
label = "0:SSD";
|
|
reg = <0x0660000 0x0120000>;
|
|
read-only;
|
|
};
|
|
partition@780000 {
|
|
label = "0:TZ";
|
|
reg = <0x0780000 0x0280000>;
|
|
read-only;
|
|
};
|
|
partition@a00000 {
|
|
label = "0:RPM";
|
|
reg = <0x0a00000 0x0280000>;
|
|
read-only;
|
|
};
|
|
partition@c80000 {
|
|
label = "0:APPSBL";
|
|
reg = <0x0c80000 0x0500000>;
|
|
read-only;
|
|
};
|
|
partition@1180000 {
|
|
label = "0:APPSBLENV";
|
|
reg = <0x1180000 0x0080000>;
|
|
};
|
|
ART: partition@1200000 {
|
|
label = "0:ART";
|
|
reg = <0x1200000 0x0140000>;
|
|
read-only;
|
|
};
|
|
partition@1340000 {
|
|
label = "0:BOOTCONFIG";
|
|
reg = <0x1340000 0x0060000>;
|
|
read-only;
|
|
};
|
|
partition@13a0000 {
|
|
label = "0:SBL2_1";
|
|
reg = <0x13a0000 0x0140000>;
|
|
read-only;
|
|
};
|
|
partition@14e0000 {
|
|
label = "0:SBL3_1";
|
|
reg = <0x14e0000 0x0280000>;
|
|
read-only;
|
|
};
|
|
partition@1760000 {
|
|
label = "0:DDRCONFIG_1";
|
|
reg = <0x1760000 0x0120000>;
|
|
read-only;
|
|
};
|
|
partition@1880000 {
|
|
label = "0:SSD_1";
|
|
reg = <0x1880000 0x0120000>;
|
|
read-only;
|
|
};
|
|
partition@19a0000 {
|
|
label = "0:TZ_1";
|
|
reg = <0x19a0000 0x0280000>;
|
|
read-only;
|
|
};
|
|
partition@1c20000 {
|
|
label = "0:RPM_1";
|
|
reg = <0x1c20000 0x0280000>;
|
|
read-only;
|
|
};
|
|
partition@1ea0000 {
|
|
label = "0:BOOTCONFIG1";
|
|
reg = <0x1ea0000 0x0060000>;
|
|
read-only;
|
|
};
|
|
partition@1f00000 {
|
|
label = "0:APPSBL_1";
|
|
reg = <0x1f00000 0x0500000>;
|
|
read-only;
|
|
};
|
|
partition@2400000 {
|
|
label = "ubi";
|
|
reg = <0x2400000 0x1a000000>;
|
|
};
|
|
};
|
|
};
|
|
};
|
|
|
|
&mdio0 {
|
|
status = "okay";
|
|
|
|
pinctrl-0 = <&mdio0_pins>;
|
|
pinctrl-names = "default";
|
|
|
|
phy0: ethernet-phy@0 {
|
|
reg = <0x0>;
|
|
qca,ar8327-initvals = <
|
|
0x00004 0x7600000 /* PAD0_MODE */
|
|
0x00008 0x1000000 /* PAD5_MODE */
|
|
0x0000c 0x80 /* PAD6_MODE */
|
|
0x000e4 0xaa545 /* MAC_POWER_SEL */
|
|
0x000e0 0xc74164de /* SGMII_CTRL */
|
|
0x0007c 0x4e /* PORT0_STATUS */
|
|
0x00094 0x4e /* PORT6_STATUS */
|
|
0x00050 0xcf02cf02 /* LED_CTRL_0 */
|
|
0x00054 0xc832c832 /* LED_CTRL_1 */
|
|
>;
|
|
};
|
|
};
|
|
|
|
&gmac0 {
|
|
status = "okay";
|
|
phy-mode = "rgmii";
|
|
qcom,id = <0>;
|
|
|
|
nvmem-cells = <&macaddr_ART_0>;
|
|
nvmem-cell-names = "mac-address";
|
|
|
|
pinctrl-0 = <&rgmii2_pins>;
|
|
pinctrl-names = "default";
|
|
|
|
fixed-link {
|
|
speed = <1000>;
|
|
full-duplex;
|
|
};
|
|
};
|
|
|
|
&gmac1 {
|
|
status = "okay";
|
|
phy-mode = "sgmii";
|
|
qcom,id = <1>;
|
|
|
|
nvmem-cells = <&macaddr_ART_6>;
|
|
nvmem-cell-names = "mac-address";
|
|
|
|
fixed-link {
|
|
speed = <1000>;
|
|
full-duplex;
|
|
};
|
|
};
|
|
|
|
&adm_dma {
|
|
status = "okay";
|
|
};
|
|
|
|
&usb3_0 {
|
|
status = "okay";
|
|
clocks = <&gcc USB30_1_MASTER_CLK>;
|
|
};
|
|
|
|
&usb3_1 {
|
|
status = "okay";
|
|
clocks = <&gcc USB30_0_MASTER_CLK>;
|
|
};
|
|
|
|
&pcie0 {
|
|
status = "okay";
|
|
reset-gpio = <&qcom_pinmux 3 GPIO_ACTIVE_HIGH>;
|
|
pinctrl-0 = <&pcie0_pins>;
|
|
pinctrl-names = "default";
|
|
};
|
|
|
|
&pcie1 {
|
|
status = "okay";
|
|
reset-gpio = <&qcom_pinmux 48 GPIO_ACTIVE_HIGH>;
|
|
pinctrl-0 = <&pcie1_pins>;
|
|
pinctrl-names = "default";
|
|
max-link-speed = <1>;
|
|
};
|
|
|
|
&ART {
|
|
compatible = "nvmem-cells";
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
|
|
macaddr_ART_0: macaddr@0 {
|
|
reg = <0x0 0x6>;
|
|
};
|
|
|
|
macaddr_ART_6: macaddr@6 {
|
|
reg = <0x6 0x6>;
|
|
};
|
|
};
|