Use the new INTERNAL_PHY_SDS() helper to describe the SFP ports. For this device it is only a substitution of the existing DTS configuration. Signed-off-by: Markus Stockhausen <markus.stockhausen@gmx.de> Link: https://github.com/openwrt/openwrt/pull/18851 Signed-off-by: Robert Marko <robimarko@gmail.com>
357 lines
7 KiB
Text
357 lines
7 KiB
Text
// SPDX-License-Identifier: GPL-2.0-or-later
|
|
/dts-v1/;
|
|
|
|
#include "rtl930x.dtsi"
|
|
|
|
#include <dt-bindings/input/input.h>
|
|
#include <dt-bindings/gpio/gpio.h>
|
|
#include <dt-bindings/leds/common.h>
|
|
#include <dt-bindings/thermal/thermal.h>
|
|
|
|
/ {
|
|
compatible = "zyxel,xgs1210-12", "realtek,rtl838x-soc";
|
|
model = "Zyxel XGS1210-12 Switch";
|
|
|
|
aliases {
|
|
led-boot = &led_pwr_sys;
|
|
led-failsafe = &led_pwr_sys;
|
|
led-running = &led_pwr_sys;
|
|
led-upgrade = &led_pwr_sys;
|
|
};
|
|
|
|
keys {
|
|
compatible = "gpio-keys";
|
|
|
|
mode {
|
|
label = "reset";
|
|
gpios = <&gpio0 22 GPIO_ACTIVE_LOW>;
|
|
linux,code = <KEY_RESTART>;
|
|
};
|
|
};
|
|
|
|
/* i2c of the SFP cage: port 11 & port 12 */
|
|
i2c0: i2c-rtl9300@1b00036c {
|
|
compatible = "realtek,rtl9300-i2c";
|
|
reg = <0x1b00036c 0x3c>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
sda-pin = <9>;
|
|
scl-pin = <8>;
|
|
clock-frequency = <100000>;
|
|
};
|
|
|
|
i2cmux {
|
|
compatible = "realtek,rtl9302-i2c-mux", "realtek,i2c-mux-rtl9300";
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
i2c-parent = <&i2c0>;
|
|
|
|
/* i2c of the left SFP+ cage as seen from the front: port 11 */
|
|
i2c0_0: i2c@0 {
|
|
reg = <0>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
sda-pin = <9>;
|
|
scl-pin = <8>;
|
|
};
|
|
|
|
/* i2c of the right SFP+ cage as seen from the front: port 12 */
|
|
i2c0_1: i2c@1 {
|
|
reg = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
sda-pin = <10>;
|
|
scl-pin = <8>;
|
|
};
|
|
};
|
|
|
|
leds {
|
|
compatible = "gpio-leds";
|
|
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&pinmux_disable_sys_led>;
|
|
|
|
led_pwr_sys: led-0 {
|
|
label = "green:power";
|
|
color = <LED_COLOR_ID_GREEN>;
|
|
function = LED_FUNCTION_POWER;
|
|
gpios = <&gpio0 0 GPIO_ACTIVE_HIGH>;
|
|
};
|
|
};
|
|
|
|
sfp0: sfp-p11 {
|
|
compatible = "sff,sfp";
|
|
i2c-bus = <&i2c0_0>;
|
|
los-gpio = <&gpio0 13 GPIO_ACTIVE_HIGH>;
|
|
tx-fault-gpio = <&gpio0 14 GPIO_ACTIVE_HIGH>;
|
|
mod-def0-gpio = <&gpio0 12 GPIO_ACTIVE_LOW>;
|
|
tx-disable-gpio = <&gpio0 11 GPIO_ACTIVE_HIGH>;
|
|
};
|
|
|
|
sfp1: sfp-p12 {
|
|
compatible = "sff,sfp";
|
|
i2c-bus = <&i2c0_1>;
|
|
los-gpio = <&gpio0 17 GPIO_ACTIVE_HIGH>;
|
|
tx-fault-gpio = <&gpio0 20 GPIO_ACTIVE_HIGH>;
|
|
mod-def0-gpio = <&gpio0 16 GPIO_ACTIVE_LOW>;
|
|
tx-disable-gpio = <&gpio0 15 GPIO_ACTIVE_HIGH>;
|
|
};
|
|
|
|
led_set: led_set {
|
|
compatible = "realtek,rtl9300-leds";
|
|
active-low;
|
|
|
|
// LED set 0:
|
|
// Amber: 100M/10M
|
|
// Yellow: 1G
|
|
led_set0 = <0x0a20 0x0b80>;
|
|
|
|
// LED set 1:
|
|
// Blue: 2.5G
|
|
// Green: 2.5G
|
|
// Yellow: 1G
|
|
// Amber: 100M/10M
|
|
// (Blue + Green = Cyan)
|
|
led_set1 = <0x0b80 0x0a20 0x0a08 0x0a08>;
|
|
|
|
// LED set 2:
|
|
// Blue: 10G/5G/2.5G
|
|
// Yellow: 5G/2.5G/1G
|
|
// (Blue + Yellow = Purple)
|
|
led_set2 = <0x0a2a 0x0a0b>;
|
|
};
|
|
};
|
|
|
|
&spi0 {
|
|
status = "okay";
|
|
flash@0 {
|
|
compatible = "jedec,spi-nor";
|
|
reg = <0>;
|
|
spi-max-frequency = <10000000>;
|
|
|
|
partitions {
|
|
compatible = "fixed-partitions";
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
|
|
partition@0 {
|
|
label = "u-boot";
|
|
reg = <0x0 0xe0000>;
|
|
read-only;
|
|
};
|
|
partition@e0000 {
|
|
label = "u-boot-env";
|
|
reg = <0xe0000 0x10000>;
|
|
};
|
|
partition@f0000 {
|
|
label = "u-boot-env2";
|
|
reg = <0xf0000 0x10000>;
|
|
read-only;
|
|
};
|
|
partition@100000 {
|
|
label = "jffs2-cfg";
|
|
reg = <0x100000 0x100000>;
|
|
};
|
|
partition@200000 {
|
|
label = "jffs2-log";
|
|
reg = <0x200000 0x100000>;
|
|
};
|
|
partition@b300000 {
|
|
label = "firmware";
|
|
reg = <0x300000 0xce0000>;
|
|
compatible = "openwrt,uimage", "denx,uimage";
|
|
openwrt,ih-magic = <0x93001210>;
|
|
};
|
|
partition@fe0000 {
|
|
label = "log";
|
|
reg = <0xfe0000 0x20000>;
|
|
read-only;
|
|
};
|
|
};
|
|
};
|
|
};
|
|
|
|
ðernet0 {
|
|
mdio: mdio-bus {
|
|
compatible = "realtek,rtl838x-mdio";
|
|
regmap = <ðernet0>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
/* External RTL8218D PHY */
|
|
phy0: ethernet-phy@0 {
|
|
reg = <0>;
|
|
compatible = "ethernet-phy-ieee802.3-c22";
|
|
rtl9300,smi-address = <0 0>;
|
|
sds = < 2 >;
|
|
// Disabled because we do not know how to bring up again
|
|
// reset-gpios = <&gpio0 21 GPIO_ACTIVE_LOW>;
|
|
};
|
|
phy1: ethernet-phy@1 {
|
|
reg = <1>;
|
|
compatible = "ethernet-phy-ieee802.3-c22";
|
|
rtl9300,smi-address = <0 1>;
|
|
};
|
|
phy2: ethernet-phy@2 {
|
|
reg = <2>;
|
|
compatible = "ethernet-phy-ieee802.3-c22";
|
|
rtl9300,smi-address = <0 2>;
|
|
};
|
|
phy3: ethernet-phy@3 {
|
|
reg = <3>;
|
|
compatible = "ethernet-phy-ieee802.3-c22";
|
|
rtl9300,smi-address = <0 3>;
|
|
};
|
|
phy4: ethernet-phy@4 {
|
|
reg = <4>;
|
|
compatible = "ethernet-phy-ieee802.3-c22";
|
|
rtl9300,smi-address = <0 4>;
|
|
};
|
|
phy5: ethernet-phy@5 {
|
|
reg = <5>;
|
|
compatible = "ethernet-phy-ieee802.3-c22";
|
|
rtl9300,smi-address = <0 5>;
|
|
};
|
|
phy6: ethernet-phy@6 {
|
|
reg = <6>;
|
|
compatible = "ethernet-phy-ieee802.3-c22";
|
|
rtl9300,smi-address = <0 6>;
|
|
};
|
|
phy7: ethernet-phy@7 {
|
|
reg = <7>;
|
|
compatible = "ethernet-phy-ieee802.3-c22";
|
|
rtl9300,smi-address = <0 7>;
|
|
};
|
|
|
|
/* External RTL8226 PHYs */
|
|
phy24: ethernet-phy@24 {
|
|
reg = <24>;
|
|
compatible = "ethernet-phy-ieee802.3-c45";
|
|
rtl9300,smi-address = <1 8>;
|
|
sds = < 6 >;
|
|
// Disabled because we do not know how to bring up again
|
|
// reset-gpios = <&gpio0 21 GPIO_ACTIVE_LOW>;
|
|
};
|
|
|
|
phy25: ethernet-phy@25 {
|
|
reg = <25>;
|
|
compatible = "ethernet-phy-ieee802.3-c45";
|
|
rtl9300,smi-address = <2 9>;
|
|
sds = < 7 >;
|
|
// Disabled because we do not know how to bring up again
|
|
// reset-gpios = <&gpio0 21 GPIO_ACTIVE_LOW>;
|
|
};
|
|
|
|
INTERNAL_PHY_SDS(26, 8)
|
|
INTERNAL_PHY_SDS(27, 9)
|
|
};
|
|
};
|
|
|
|
&switch0 {
|
|
ports {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
port@0 {
|
|
reg = <0>;
|
|
label = "lan1";
|
|
phy-handle = <&phy0>;
|
|
phy-mode = "usxgmii";
|
|
led-set = <0>;
|
|
};
|
|
port@1 {
|
|
reg = <1>;
|
|
label = "lan2";
|
|
phy-handle = <&phy1>;
|
|
phy-mode = "usxgmii";
|
|
led-set = <0>;
|
|
};
|
|
port@2 {
|
|
reg = <2>;
|
|
label = "lan3";
|
|
phy-handle = <&phy2>;
|
|
phy-mode = "usxgmii";
|
|
led-set = <0>;
|
|
};
|
|
port@3 {
|
|
reg = <3>;
|
|
label = "lan4";
|
|
phy-handle = <&phy3>;
|
|
phy-mode = "usxgmii";
|
|
led-set = <0>;
|
|
};
|
|
port@4 {
|
|
reg = <4>;
|
|
label = "lan5";
|
|
phy-handle = <&phy4>;
|
|
phy-mode = "usxgmii";
|
|
led-set = <0>;
|
|
};
|
|
port@5 {
|
|
reg = <5>;
|
|
label = "lan6";
|
|
phy-handle = <&phy5>;
|
|
phy-mode = "usxgmii";
|
|
led-set = <0>;
|
|
};
|
|
port@6 {
|
|
reg = <6>;
|
|
label = "lan7";
|
|
phy-handle = <&phy6>;
|
|
phy-mode = "usxgmii";
|
|
led-set = <0>;
|
|
};
|
|
port@7 {
|
|
reg = <7>;
|
|
label = "lan8";
|
|
phy-handle = <&phy7>;
|
|
phy-mode = "usxgmii";
|
|
led-set = <0>;
|
|
};
|
|
|
|
port@24 {
|
|
reg = <24>;
|
|
label = "lan9";
|
|
phy-mode = "hsgmii";
|
|
phy-handle = <&phy24>;
|
|
led-set = <1>;
|
|
};
|
|
port@25 {
|
|
reg = <25>;
|
|
label = "lan10";
|
|
phy-mode = "hsgmii";
|
|
phy-handle = <&phy25>;
|
|
led-set = <1>;
|
|
};
|
|
|
|
port@26 {
|
|
reg = <26>;
|
|
label = "lan11";
|
|
phy-mode = "1000base-x"; //"10gbase-r";
|
|
pseudo-phy-handle = <&phy26>;
|
|
sfp = <&sfp0>;
|
|
led-set = <2>;
|
|
managed = "in-band-status";
|
|
};
|
|
|
|
port@27 {
|
|
reg = <27>;
|
|
label = "lan12";
|
|
phy-mode = "1000base-x";
|
|
pseudo-phy-handle = <&phy27>;
|
|
sfp = <&sfp1>;
|
|
led-set = <2>;
|
|
managed = "in-band-status";
|
|
};
|
|
|
|
port@28 {
|
|
ethernet = <ðernet0>;
|
|
reg = <28>;
|
|
phy-mode = "internal";
|
|
fixed-link {
|
|
speed = <10000>;
|
|
full-duplex;
|
|
};
|
|
};
|
|
};
|
|
};
|